Solid-State Electronics 54 (2010) 1022-1026

Contents lists available at ScienceDirect

Solid-State Electronics

journal homepage: www.elsevier.com/locate/sse

# Magneto-modulation of gate leakage current in 65 nm nMOS transistors: Experimental, modeling, and simulation results

E.A. Gutierrez-D<sup>a,\*</sup>, J. Molina-R<sup>a</sup>, P. Garcia-R<sup>b</sup>, J. Martinez-C<sup>b</sup>, F. Guarin<sup>c</sup>

<sup>a</sup> National Institute for Astrophysics, Optics and Electronics (INAOE), Department of Electronics, L. E. Erro Nr. 1, Tonantzintla, Puebla, Z.P. 72000, Mexico

<sup>b</sup> Universidad Veracruzana, C. Ruiz-Cortines Nr. 455, Veracruz, Z.P. 561, Mexico

<sup>c</sup> IBM Microelectronics, B-330C-1R23, Zip/20A 2070 Route 52, Hopewell Junction, NY 12533, USA

## ARTICLE INFO

Article history: Available online 23 May 2010

The review of this paper was arranged by Prof. S. Cristoloveanu

Keywords: 65 nm MOSFET Gate leakage Magnetic field Em interference

# ABSTRACT

We introduce experimental results that reveal a small static and a slowly varying-dynamic magnetic field *B* induces a magneto-modulation of the gate leakage current of a 65 nm nMOSFET. For the case of a 100 mT (mili-Tesla) static *B* field a variation of the 6% (1.5 nA/27 nA) of the gate current is observed. For a 5 Hz slowly varying ( $\pm$ 100 mT) square pulsed magnetic field, the gate current dynamic variation raises up to 18% (4.8 nA/27 nA). These experimental observations are explained in terms of space and time modulation of the two-dimensional surface inversion layer charge. The static *B* field experimental observations are reproduced with a SPICE macro-model, which uses the static device model as initial condition for the dynamic model. With this model we are able to predict the impact of small static and dynamic *B* fields on the gate leakage current and channel current interference of low-dimensional MOS transistors. We also propose this electro-magnetic experimental technique as an alternative for detailed exploration of the Si–SiO<sub>2</sub> interface properties for 2 nm or thinner gate oxides, as well as for low-dimensional semiconductor devices.

© 2010 Elsevier Ltd. All rights reserved.

## 1. Introduction

Modern integrated circuits contain millions of transistors that are continuously switching currents at different amplitudes and at different frequencies as well, which lead to the generation of on-chip magnetic fields in the range of tens of mili-Teslas (mT) [1]. Such a mixture of static and dynamic switching currents results also in an on-chip mixed static and dynamic magnetic *B* field. The tri-dimensional nature of the *B* field lines, and the way the metal laver interconnections and circuits are distributed on the silicon chip, causes some of the *B* field lines to cross through the channel of the MOS transistors, which can result in a modification of the electrical performance. Therefore, it is the aim of this work to study the influence of magnetic *B* fields on the electrical performance of 65 nm nMOS transistors. For this purpose we perform a series of experiments where a controlled static and dynamic magnetic field is externally applied to the transistor. A description of the MOS transistor technology used for the experimental part as well as the experimental setup, together with the obtained experimental results are given in Section 2. In Section 3 we introduce and describe the proposed model that explains the experimental results

\* Corresponding author. E-mail address: edmundo@inaoep.mx (E.A. Gutierrez-D). for both static and dynamic *B* fields. The numerical simulations that validate the static *B* field model, which are based on Minimos-NT [2], are also described in this section. The dynamic *B* field simulations, which are based on a static–dynamic mixed macromodel, are also described in detail at the end of this section. The implications and conclusions of this work are reviewed in Section 4, where we infer a potentially larger impact of the on-chip magnetic field as the MOS transistor cell approaches a low-dimensional semiconductor system, which is the case for MOS technologies with minimum dimensions below 65 nm and gate oxides thinner than 2 nm.

## 2. Experimental results

An nMOS transistor fabricated in 65 nm CMOS technology with a Nitrogen-doped Silicon Oxide (Si<sub>3</sub>N<sub>4</sub>) gate oxide thickness  $T_{\rm ox}$  of 1.9 nm, a (*W*/*L*) ratio of (2 µm/65 nm), and a S/D-B junction of 15 nm was used in the experiments. The nMOS transistor was inserted in between the poles of a GMW 5403AC electromagnet that produced the static and dynamic *B* field, while the electrical test was performed with an Agilent B1500A Semiconductor Device Analyzer. The magnetometer has a large inductance value that impeded the generation of fast time-varying *B* fields. Therefore



<sup>0038-1101/\$ -</sup> see front matter  $\circledcirc$  2010 Elsevier Ltd. All rights reserved. doi:10.1016/j.sse.2010.04.017

the experiments were only conducted at a maximum frequency of 50 Hz.

We define the x-axis along the channel length L, the y-axis along the transistor width W, and the z-axis normal to the x-y plane. A positive normal magnetic field  $B_z$  comes from above the gate into the bulk, while a positive parallel magnetic field  $B_{y}$  is defined as entering from y = 0 into the width W of the transistor. As a first approach an squared magnetic  $B_z$  pulse of an amplitude varying from -100 mT to +100 mT, switched at a frequency of 5 Hz and with a raising/falling feature  $(dB_z/dt)$  of 10 mT/ms, was applied to the transistor biased at  $V_{ds}$  = 0.1 V and  $V_{gs}$  = 1.0 V. From the experimental results shown in Fig. 1 We readily see the gate current  $I_g$  shows a positive peak  $\Delta I_g^+ = 4.0$  nA for the negative transient of  $B_z$  and a negative peak  $\Delta I_g^{-} = 3.4$  nA for the positive transient. At the steady or static state there is also a modulation of Ig. The first experimental finding is that the transient (dynamic)  $B_z$  field leads to a larger  $\Delta I_{\sigma}$  current modulation than the  $B_{\tau}$  static case. Therefore we proceed with an additional experiment by applying a  $B_7$  field with three different  $(dB_z/dt)$  rates of 5.0, 6.6, and 10 mT/ms. The dynamic magneto-modulation of the gate current  $\Delta I_{\sigma}$  increases with the increase of the  $(dB_z/dt)$  rate as shown in Fig. 2. At  $B_z$  field intensities close to  $\pm 100$  mT the  $I_{g}$  current show instabilities that we believe are because of "lattice disorders" at the Si–SiO<sub>2</sub> interface [3] that lead to longitudinal optical (LO) magneto-phonon oscillations [4]. A first interpretation of the experimental results is that the surface electron concentration is being spatially and time modulated. Therefore, we should expect a channel current  $I_{ds}$  magnetic modulation as well, which is confirmed by the experimental results shown in Fig. 3. At the transient of the  $B_z$  field the  $I_{ds}$  current shows also a peak excursion, while at the steady-state there is a positive increase  $I_d^+ = 227.72 \,\mu\text{A}$  for a +100 mT and a negative decrease  $I_d^- = 227.6 \,\mu\text{A}$  for  $-100 \,\text{mT}$ . In order to understand the experimental results we proceed to the analysis of the data, and the development of an analytical model supported by electro-magnetic numerical simulations.

### 3. Analysis, modeling and simulations

Under the experimental conditions used in this work, the dynamic modulation of  $\Delta I_g$  follows a behavior modeled by Eq. (1).

$$\Delta I_g = \Delta I_{g0} + \left[ \chi + \kappa \left( \frac{\partial B_z}{\partial t} \right) \right] \cdot B_z \tag{1}$$



**Fig. 1.** Measured gate current  $I_g$  as a function of time for a (W/L) = (2 µm/65 nm) nMOS transistor biased at  $V_{ds}$  = 0.1 V and  $V_{gs}$  = 1.0 V. The magnetic field  $B_z$ , perpendicular to the transistor channel surface, is pulsed from -100 mT to +100 mT.



**Fig. 2.** Measured dynamic  $\Delta I_g$  and static  $I_g$  currents versus  $B_z$  for three different  $(dB_z/dt)$  rates. Closed symbols correspond to experimental dynamic  $\Delta I_g$  results, while the cross symbol represents the measured static variation of  $I_g$ .



**Fig. 3.** Measured drain current  $I_{ds}$  versus time for a pulsed  $B_z$  for the same bias conditions as Fig. 1.

where  $\Delta I_{g0}$  has a value that, for this particular conditions, ranges between 0.18 and 0.27 nA, but it depends on the bias conditions as governed by tunneling [5],  $\chi = -0.00156$  nA/mT, and  $\kappa =$ 0.00465 nA s/T<sup>2</sup>. The  $I_g$  current is also linearly dependent on the static  $B_z$  field, with a modulation rate of 60 pA/mT as shown in Fig. 2.

Depending on the direction, the steady-state magnetic field, applied perpendicular to the surface and to channel current, pushes electrons either to the right or the left side along the width axis, which induces a two-dimensional space modulation of the surface electron concentration on the transistor channel. When a time-varying *B* field is also applied perpendicular to the surface and to the channel current, an electromotive force on the surface channel is induced, which either reduces or increases the channel current. The space static magneto-modulation of the channel electron concentration  $\Delta n$  is proportional to the magnitude of the time-varying *B* field, while the induced electromotive voltage  $V_{em}$  is proportional to the time-varying rate (dB/dt). Therefore the induced  $V_{em}$  voltage changes the effective channel voltage  $V_{dseff}$  as.

$$V_{dseff} = V_{ds} \pm (W \times L) \cdot \frac{\partial}{\partial t} B \tag{2}$$

Both, the space and time-magneto-modulation of the electron channel concentration induce a two-dimensional and time surface potential modulation, or in other words a sort of "*sea-wave of electrons*" causes an image force oxide barrier modulation that leads to the gate current modulation and channel current interference.

Numerical simulations of the static magneto-redistribution of the surface electron inversion channel along the width are shown in Fig. 4. In this case a  $B_z$  field of +100 mT is applied to the transistor biased at  $V_{ds}$  = 0.1 V and  $V_{gs}$  = 1.0 V. This leads electrons to accumulate at the left side and depopulate the right side. The electrons are space-modulated with a Gaussian distribution, with its peak  $\Delta ns$  located at 35 nm from the width edge, and with an average broadness  $Y_{acc}$  of 70 nm. Ideally one should expect the inversion layer charge to end at the gate edge, but because gate edge effects, such as fringing fields and thickening of the gate oxide, the maximum of the magneto-modulated surface channel occurs under the gate at 35 nm from the gate edge. The peak value  $\Delta n$ s of this electron modulation is a linear function of  $B_7$  that increases at a rate of  $1.8 \times 10^{10} \text{ cm}^{-3}/\text{mT}$ . This static magneto-modulation of the surface inversion charge also leads to a modulation of the oxide potential barrier  $\Phi_B$  at a rate of 11  $\mu$ eV/mT.

When  $B_z$  becomes dynamic, with a switching rate  $(dB_z/dt)$ , the  $\Delta n$  charge not only changes in space but in time as well. Such a space- and time-magneto-modulation induces a gate current  $\Delta I_g = (\Delta Qn_s/dt)$ . The induced  $\Delta I_g$  current increases  $(\Delta I_g^+)$  or decreases  $(\Delta I_g^-)$  with respect to its value at  $B_z = 0$  because of the induced electromotive voltage  $V_{em}$  and the capacitive coupling with the gate electrode.

For this case the induced drain current variation  $\Delta I_d$  is not only dependent on  $(dB_z/dt)$  but on the magnitude of  $B_z$  as well. In the linear regime the effective drain current  $I_{deff}$  is roughly approximated by the following equation:

$$I_{deff} = \left[1 + \left(\frac{q}{m^*} \cdot \tau \cdot B_z\right)^2\right]^{-1} \cdot \left(\frac{W}{L}\right) \mu Cox(V_{GS} - V_T) V_{DS}$$
(3)

where  $\tau$  is the scattering time. Notice from Fig. 3 that for the steadystate value of  $+B_z = 100 \text{ mT } I_d$  increases to  $I_g^+$ , while for  $-B_z = 100 \text{ mT}$  $I_d$  reduces to  $I_g^-$ . These variations are in the range of hundreds of nano-amperes and have a parabolic behavior with respect to  $B_z$  as shown in Fig. 5. This parabolic behavior is the result of a classical

**Fig. 4.** Minimos-NT simulations for the electron concentration *n* (right axis)and modulation  $\Delta n$  (left axis) for a (*W*/*L*) = (2 µm/65 nm) nMOS transistor under a  $B_z$  = +100 mT.  $V_{ds}$  = 0.1 V, and  $V_{gs}$  = 1.0 V. The peak value of the modulated channel charge  $\Delta ns$  is positive at the left side and negative at right side. In this particular case the  $\Delta n$ , and *n* charges were taken at the middle of the channel (*x* = 32.5 nm from the source side of the channel).

Hall magneto-resistance [6]. The curvature of the parabola (see Eq. (2)) depends on the scattering time  $\tau$ , which is a complex function of both  $V_{gs}$  and  $V_{ds}$ . For the particular case of  $V_{gs} = 1.0$  V and  $V_{ds} = 0.1$  V  $\tau$  is equal to 1.029 ps, which is in the range (0.8–1.2 ps) reported for a two-dimensional electron gas on (1 1 1) silicon [7].

When the magnetic field is also applied perpendicular to the channel current flow, but parallel to the surface  $(B_y)$ , the inversion channel charge experiences a vertical deflection (along the *z*-axis). For positive + $B_y$  electrons are pushed towards the Si–SiO<sub>2</sub> interface, while for  $-B_y$  electrons are pulled down the substrate.

The experimental results of the modulated drain current  $\Delta I_d$  ( $I_d$ under applied magnetic field minus  $I_d$  with no applied magnetic field) are also shown in Fig. 5. From measurements and simulations at different  $V_{gs}$  and  $V_{ds}$  conditions we found out that in general the scattering time  $\tau$  gets larger than 1 ps as  $V_{ds}$  gets closer to 0, which is an indication of a reduction of the scattering process at very low  $V_{ds}$ . For large values of  $V_{gs} \tau$  reduces down to 0.2 ps at  $V_{ds}$  = 0.1 V. For the magnetic field  $B_v$  range from 0 to 50 mT  $I_d$  increases and gets a maximum value at 25 mT. This increase is due to the increase in electron concentration at and near the surface. The centroid [8] of the quantized inversion layer, which in this simulations is placed 0.2 nm below the surface, have a variation of about 15% at  $B_v$  = 25 mT, which indicates the differential vertical increase of the surface electron concentration  $n_s$  is responsible for the increase of  $I_d$ . The larger vertical modulation of the surface electron concentration is responsible for the larger  $\Delta I_d$  vertical modulation when compared to horizontal  $\Delta I_d$  modulation. For  $B_v > 25$  mT the surface scattering process increases, which results in a reduction of the carrier mobility  $\mu$  that compensates the increase, and thus results in a reduction of  $I_d$  at larger  $B_v$ s. The induced gate current modulation  $\Delta I_g$ , has the same behavior as the case of a perpendicular magnetic field  $B_z$ , but its magnitude is about three times larger. According to Minimos-NT simulations this increase of  $\Delta I_g$  is due to the larger vertical surface modulation of the electron concentration (see Fig. 6). The modified version of Minimos-NT [9] allows the steady-state calculation of space-varying electron concentration in the inversion channel of the MOS transistor. For the applied  $B_{\nu}$  field, the electron inversion channel is vertically modulated as shown in Fig. 6. A positive  $+B_v$  pushes electrons towards the surface, while a negative  $-B_{\nu}$  pull electrons down the bulk.

The vertical modulation depends on the position along the channel as seen in Fig. 7. From the source-bulk metallurgical









**Fig. 6.** Simulated electron channel concentration vertical modulation  $\Delta n$  for a (W/L) = (2 µm/65 nm) nMOS transistor biased at  $V_{ds} = V_{gs} = 1.0$  V. The S<sup>+</sup> symbol means  $\Delta n$  extracted at the source edge of the channel for a field  $B_y = +100$  mT. S<sup>-</sup> means  $\Delta n$  extracted at the source side at  $B_y = -100$  mT. D<sup>+</sup> means  $\Delta n$  extracted at the drains side under  $B_y = +100$  mT, and D<sup>-</sup> means  $\Delta n$  extracted at the drain side under  $B_y = -100$  mT.

junction  $(x = \Delta Ls)$  up to approximately x = 85 nm  $\Delta n$  stays in the range of around  $1 \times 10^{14}$  cm<sup>-3</sup>. However, in and near the high longitudinal electric field region (x = 85-100 nm) the  $\Delta n$  concentration goes up to levels of  $1 \times 10^{16}$  cm<sup>-3</sup>. The larger  $\Delta n$  modulation at the drain side implies a higher gate current injection at the drain side. This space-modulated electron inversion charge  $q\Delta n$  is then used to develop a non-quasi-static electro-magnetic (nqsem) macro-model. This "*nqsem*" model is implemented in Spice by considering the inversion channel layer as a current source  $i_{em}$  given by the following model:

$$i_{em} = q(\partial \Delta n / \partial t) \tag{4}$$

For sufficiently long and wide MOS transistors, and for  $V_{gs}$  values above the threshold voltage  $V_T$  and very small values of  $V_{ds}$ , one should expect the transversal and longitudinal electric fields  $E_t$  and  $E_1$  to be homogeneously distributed on the Si–SiO<sub>2</sub> interface, and thus the inversion channel charge to be also homogeneously distributed on the channel surface. Under this condition, the magneto-modulation of the inversion charge  $\Delta n$  should produce homogeneous stripes of depopulated or accumulated electrons either at the left or right side of the channel. However, for short devices, these stripes do not have a homogeneous distribution along the channel as can be seen from Fig. 8, where the simulations of a



**Fig. 7.** Simulated electron magneto-modulation  $\Delta n$  along the channel axis x for  $V_{ds} = V_{gs} = 1.0$  V.



**Fig. 8.** Simulated electron magneto-modulation  $\Delta n$  along the width axis *y* at five different distances *x* (10, 20, 30, 40, 50, and 60 nm) from the source. A (*W*/*L*) = (1 µm/65 nm) nMOSFET biased at  $V_{gs}$  = 0.5 V and  $V_{ds}$  = 0.1 V was simulated under a  $B_z$  field of +100 mT.

 $(W/L) = (1 \ \mu m/65 \ nm)$  nMOS transistor are shown. Electrons are magneto-deflected to the right creating an accumulated stripe of electrons along the right side of the transistor, while at the left side there is a stripe of depopulated electrons. The largest magneto-modulation occurs close to the drain ( $x = 60 \ nm$ ) and source sides ( $x = 10 \ nm$ ), while the lowest one occurs at the middle of the channel ( $x = 30 \ and \ 40 \ nm$ ). From the numerical simulation results the  $\Delta n$  charge can be modeled as

$$q\Delta n = q(a + bI_{ds})e^{-E_l}/E_c \tag{5}$$

where *a*, *b*, and  $E_c$  are factors that depend on the geometry and bias conditions. But, in general we found out that the shorter the transistor the smaller the value of  $E_c$ , the critical longitudinal electric field at which the electric field dominates over the injection of electrons driven by the channel current  $I_{ds}$ .

As the  $\Delta n$  charge is *x*-dependent, then one should take the integral from the source to the drain to calculate the total magnetomodulated charge  $q\Delta n$ .

$$i_{em} = \int_{x=0}^{x=L} q \frac{\partial}{\partial t} \{ (a + bI_{ds}) e^{-E_l/E_c} \} dx$$
(6)



**Fig. 9.** Measured (symbols) and spice simulation (line) results of the gate and bulk currents  $I_{gate}$  and  $-I_{bulk}$ .

The inversion channel, where the magneto-current source  $i_{em}$  is generated by the influence of a time-varying magnetic field, is surrounded by a network of gate C<sub>gem</sub> and bulk C<sub>bem</sub> capacitors. The value of the  $C_{gem}$  is determined by the gate oxide thickness and the transistor area ( $W \times L$ ), while the value of the bulk capacitor  $C_{bem}$ is given by the inversion channel layer-bulk depletion region. Both capacitors are bias-dependent. Therefore, their values used for the Spice macro-model need to be updated for the different bias conditions. In our particular case we implemented a network of 10 distributed *i*em sources along the channel, 10 *C*gem capacitors, 10 *C*bem capacitors for the bottom plate, and five  $C_{bem}$  capacitors for each lateral side of the transistor. The result of this distributed "nqsem" macro-model is shown compared to experimental results in Fig. 9. The measured pulsed bulk current probes the magnetic induction of bulk currents through the C<sub>bem</sub> capacitors, and validates the Spice macro-model.

### 4. Conclusions

For the first time a variation or magneto-modulation of the gate leakage current (in a 65 nm nMOS transistor) induced by a pulsed magnetic field is reported. This experimental observation is explained in terms of the magnetically induced space and time modulation of the surface electron inversion charge. The space and time magnetic modulation of the surface inversion electron charge also results in an electro-magnetic interference with the channel current. The interference of the steady-state magnetic field is attributed to the magnetic modulation of the channel conductance, while the transient interference is attributed to the induced electromotive voltage along the channel axis. The theoretical explanation is validated with composed Minimos-NT and Spice simulations. The minimum magnetic field that the transistor was able to detect was about 500 µT, a magnitude that is in the range of on-chip generated magnetic fields [10,11]. This is an indication that on-chip magnetic fields are self-inducing both channel current noise and gate leakage current. This preliminary report is the foundation for a future development of a full electro-magnetic model for nano-meter MOS technologies. It is also remarkable the highspeed reaction of both  $(dI_d/dB/dt)$  and  $(dI_g/dB/dt)$ , which indicates the 65 nm nMOS transistor is capable to sense very high-speed on-chip magnetic fluctuations.

### Acknowledgments

E. Gutiérrez thanks Intel and CONACyT (through Grant 100028) for their partial fundings, and IBM for providing the test samples.

## References

- Edmundo A Gutiérrez-D, Pedro J García-R. RF magnetic emission and electrical coupling in silicon integrated circuits. In: IEEE ICCDCS conference, Cancún, México, April 28–30 2008.
- [2] Robert Entner. Three-dimensional device simulation with Minimos-NT using the wafer-state-server. Engr. Thesis. Vienna (Austria): Vienna University of Technology, September 2003.
- [3] Yang CL, Zhang J, Du RR, Simmons JA, Reno JL. Zener tunneling between Landau orbits in a high-mobility two-dimensional electron gas. Phys Rev Lett 2002;89:076801.
- [4] Zhang W, Zudov MA, Pfeiffer LN, West KW. Resonant phonon scattering in quantum hall systems driven by DC electric fields. Phys Rev Lett 2002;100:036805.
- [5] Lee WCh, Hu C. Modeling CMOS tunneling current through ultrathin gate oxide due to conduction- and valence-band electron and hole tunneling. IEEE Trans Electron Dev 2001;48(7):1366–73.
- [6] Yu PY, Cardona M. Fundamentals of semiconductors. Springer Verlag; 1996. p. 222–3 [chapter 5].
- [7] Gold A. Scattering times of the two-dimensional electron gas on silicon (1 1 1) with a density dependent effective mass. J Phys Condens Matter 2007;19.
- [8] Van Dort M, Woerlee P, Walker A. A simple model for quantization effects in heavily-doped silicon MOSFET's at inversion conditions. Solid-State Electron 1994;37(3):411–4.
- [9] Rodríguez-TR. Three-dimensional simulations of split-drain MAGFETs. PhD dissertation. Vienna (Austria): Technical University, March 2003.
- [10] Slattery KP, Neal J, Cui W. Near-field measurements of VLSI devices. IEEE Trans EMC 1999;41(40):374–88.
- [11] Deutschmann B, Jungreithmair R. Visualizing the electromagnetic emissions at the surface of ICs. In: IEEE international symposium on electromagnetic compatibility, vol. 2, May 2003. p. 1125–8.