See discussions, stats, and author profiles for this publication at: https://www.researchgate.net/publication/275567465

# A Performance Comparison of CMOS Voltage-Controlled Ring Oscillators for its Application to Generation and Distribution Clock Networks

Article · January 2013

| DOI: 10.11648/j.cssp.20130202.14 |                                                                                                                                   |             |  |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| CITATION<br>1                    |                                                                                                                                   | READS<br>27 |  |  |
| 1 autho                          | r:                                                                                                                                |             |  |  |
| 0                                | Monico Linares<br>Instituto Nacional de Astrofísica, Óptica y Electrónica (INAOE)<br>68 PUBLICATIONS 377 CITATIONS<br>SEE PROFILE |             |  |  |
| Some of                          | the authors of this publication are also working on these related projects:                                                       |             |  |  |

Communications Systems based on Optical Receiver View project

Materials for Microelectronics and MEMS View project

**Science Journal of Circuits, Systems and Signal Processing** 2013 ; 2(2) : 56-66 Published online May 20, 2013 (http://www.sciencepublishinggroup.com/j/cssp) doi: 10.11648/j.cssp.2013.0202.14



# A performance comparison of CMOS voltage-controlled ring oscillators for its application to generation and distribution clock networks

## Mónico Linares Aranda, Oscar González Díaz, Carlos Ramón Báez Álvarez

Dept. Instituto Nacional de Astrofísica, Óptica y Electrónica, Departamento de Electrónica, Puebla, Pue., México

### **Email address:**

mlinares@inaoep.mx (M. L. Aranda), ogonzalez@inaoep.mx (O. G. Díaz), ramon@inaoep.mx (C. R. B. Álvarez)

#### To cite this article:

Mónico Linares Aranda, Oscar González Díaz, Carlos Ramón Báez Álvarez. A Performance Comparison of CMOS Voltage-Controlled Ring Oscillators for its Application to Generation and Distribution Clock Networks. *Science Journal of Circuits, Systems and Signal Processing.* Vol. 2, No. 2, 2013, pp. 56-66. doi: 10.11648/j.cssp.20130202.14

**Abstract:** In this work, a performance comparison of expanded CMOS voltage-controlled ring oscillators for non-resonant local clock generation and distribution networks is presented. Several differential and single-ended ring oscillators are designed and fabricated using long interconnection lines to achieve wide coverage chip. A test chip containing the several oscillators was fabricated using an Austria Microsystems (AMS) 0.35 µm CMOS technology. Experimental results show that it is possible to generate and distribute high frequency signals (GHz range) on a relativity large area (coverage) and low phase noise using non-resonant ring oscillators. This represents an attractive alternative for the design and implementation of local Clock Generation and Distribution Networks for systems on chip.

Keywords: Ring Oscillators, VCOs, Clock Networks, CMOS VLSI

# **1. Introduction**

Nowadays, design of high- performance processors that perform many functions at high speed and low power consumption is of vital importance for the implementation of multimedia equipment (e.g. computers, cell phones, video games, video cameras, audio players, etc.). In high-performance microprocessors, a large number of functions are carried out in a synchronous digital way; therefore, the incorporation of a timing system responsible for generating and distributing the synchronization signals is indispensable.

In a timing system, commonly used in current microprocessors, the clock signal is generated in a single point using a Phase Locked Loop (PLL) circuit and globally distributed to all points (loads) or sinks where it is needed using a global clock distribution network (such as H-tree, mesh, or others) implemented by buffers and interconnection lines as shown in Fig. 1. The Global Clock Network (GCN) is widely used in the synchronization of integrated systems [1, 2]; however, their use is reaching its limit. The main problem associated with global networks is that the operation frequency is inversely proportional to the coverage area, i.e. a signal generated at a higher operation frequency can be distributed over a shorter

distance (see Fig. 1), i.e. smaller Integrated Circuits (ICs). This is a consequence of the physical limitations of the long and global interconnection lines, which currently determine the minimum delay and impose a maximum distribution distance [3].

Today, in order to solve some problems associated with the GCN, some of the design philosophies that are under study are networks using distributed oscillators [4-11], and cooperative or connected ring oscillators [12-18]. In this work, we make use of the last philosophy and the networks are named Local Clock Generation and Distribution Networks (LCGDN) [4, 6]. In a LCGDN (Fig. 2) the clock signal is simultaneously generated and distributed at different points throughout the integrated circuit or chip; thus, the coverage area is reduced which allows to generate and distribute signals at higher operation frequencies and low time uncertainty (low skew and jitter) compared with using the GCN philosophy.

Interconnecting and coupling a set of ring oscillators can implement a LCGDN. In general, there are two design approaches of local networks, which are classified according to the type of oscillator used in their implementation. The first one is the *resonant local network* using resonant oscillators (standing waves, rotary waves and LC oscillators) based mainly on transmission lines [14, 15, 20]. The second one is the *non-resonant local networks* based on the interconnection and coupling of ring oscillators based on gain-delay stages [6, 13, 19]. Here we deal with the second approach: *Non-resonant* local networks based on expanded differential delay-stage ring oscillators. The paper is organized as follows: Section 2 shows general considerations for ring oscillators. The voltage-controlled ring oscillators topologies for local clock generation and distribution networks analyzed are presented in Section 3. In the section 4, the expanded single-ended and differential ring oscillators for LCGDN are simulated. Moreover, experimental results and analysis of the several ring oscillators fabricated are carried-out. Finally, Section V shows the conclusions of this work.



Figure 1. Global Clock Generation and Distribution Network



*Figure 2.* Local Clock Generation and Distribution Network: (a) basic cell, (b) A LCGDN implemented by sixteen coupled and interconnected ring oscillators.

# 2. Basic Principles of Ring Oscillators

Clock signals are the heartbeats of synchronous systems, and the simplest technique for on-chip generation of a clock signal is to use a basic ring oscillator, as shown in Fig. 2. The implementation of the local clock no-resonant network is realized by repeating the basic oscillator that generates the clock signal in conjunction with the use of interconnection lines that connect the oscillators and distribute the signal generated by the basic oscillators. In this way, the design of the whole network is reduced to the design and optimization of the basic oscillator.

A CMOS ring oscillator is a feedback circuit composed entirely of active devices that generates by itself a periodic signal at frequency  $\omega_0$ . It is implemented by *N*-gain stages in a close loop, and generates a periodic signal, if and only if, the Barkhausen's criteria are satisfied [20]:

$$|H(j\omega_o)| \ge 1 \tag{1}$$

$$\angle H(j\omega_o) = 180^{\circ} \tag{2}$$

where |H| is the loop gain, and  $\angle H$  is the phase shift around the loop.  $\omega_0 = 2\pi f$ 

The operation frequency in a ring oscillator is given by:

$$f = \frac{1}{2N(t_d + t_l)} \tag{3}$$

where *N* and  $t_d$  are the number and delay of the gain stages (named delay-stages) and  $t_l$  is the delay associated with the interconnection lines. In a non-expanded oscillator  $t_l \ll t_d$  and  $f \approx 1/2Nt_d$ .

As can be seen from above equations, the operation frequency is inversely proportional to the number and propagation delay time of the gain stages. Therefore, reducing the number of gain stages, and/or reducing the propagation delay time of the gain stages can increase the frequency in a basic ring oscillator. The first is the most interesting option because by reducing *N* besides increasing the frequency, the area, power consumption and the noise are also reduced.

According to published results, the operation frequency, power consumption, and noise of a ring oscillator can be substantially improved by using only a single gain stage [22, 23]. However, by using only one gain stage it is more difficult to satisfy the Barkhausen oscillation criteria given by equations (1) and (2). Nowadays, with the continuous down scaling of the fabrication CMOS technologies, the operation frequency, the power consumption, and noise of a ring oscillator can be substantially improved even using a large number of gain stages. In published papers about of voltage-controlled ring oscillators, several topologies implementing up to 9 gain stages have been proposed [21-28, 33, 35, 37, 43]. The use of a larger number of gain stages in a ring oscillator, allows the satisfaction in an easier way the Barkhausen oscillation criteria; nonetheless, the main disadvantage is that the operation frequency is reduced in accordance with equation (3). In order to overcome this frequency limitation, one of the philosophies widely used is the design of ring oscillators with multiple feedback loops [23].

# 3. Voltage-Controlled Ring Oscillators for Local Clock Generation and Distribution Networks

There have been reported many single-ended and differential ring voltage-controlled oscillators, with the generic topologies shown in Fig. 3. In this work, the emphasis on differential configurations is made because they have multiple advantages [25]. The single-ended (three delay-stages) topology is considered just for comparison purposes.

After a first qualitative revision of papers about of ring Voltage-Controlled Oscillators (VCOs) reported at the open literature and implemented in a standard CMOS process, eight VCOs implementations were selected for being quantitatively analyzed. These VCOs exhibit good characteristics such as high operation frequency, reduced number of delay-stages and reduced power consumption. The eight VCOs considered are shown in the figures 4 to 11 [21-28]. Each oscillator was designed using electrical parameters from an Austria Microsystems 0.35um CMOS technology. In order to verify its performance, the oscillators were tested using a static differential flip-flop and a single-ended dynamic flip-flop (Fig. 12).





Figure 3. Voltage-controlled ring oscillator topologies



Figure 4. One-stage D-latch VCO from Ahmed [22]



Figure 5. One-stage VCO from Mostafa [21]



Figure 6. Two-stages VCO from Daniel [24]







Figure 8. Four-stages VCO from Yalcin [23]



Figure 9. Four-stages VCO from Joeres [26]



Figure 10. Four-stage differential VCO using dual-delay path technique From Park [27]



Figure 11. Five-stages VCO using interpolation technique from Fadi [28]



Figure 12. Loads: a) Static differential Flip-flop, b) Dynamic Single-ended Flip-flop



*Figure 13.* Layouts of the high-performance VCOs: (a) Ahmed, (b) Mostafa, (c) Yalcin

In figure 13 the layout of three high-performance oscillators are shown. The H-spice simulation results are

presented in the Table I. Figures 14 and 15 show the transfer function and the waveforms output of the several designed VCOS, respectively.



Figure 14. Transfer functions of the ring oscillators



Figure 15. Waveforms of the high-performance VCOs

From Table 1 and figure 14 we can see that the highest frequencies are obtained for the VCO's of one-delay stage; however, its amplitude is reduced compared with that of the others. The Yalcin's oscillator even though it is constituted by four stages, it is the best VCO from the point of view of power consumption, since only it consumes 25% compared with Ahmed, and 37.3 % with respect to that of Mostafa. The VCO with highest wide tuning range is of the Daniel (1.81 GHz). Considering the wave form of the signal, the Yalcin's oscillator produces a wave of major quadrature due to the biggest sweep of voltage (up to 3 volts in accordance with the table 1). We can see that in spite of the differences, the VCOs of Yalcin and of Mostafa demostrate the best performance. Finally, we concluded from these results, that not necessarily the VCO's with a minimum number of stages are those that result with a better performance.

# 4. Expanded Voltage-Controlled Ring Oscillators for LCGDN

In section 3, the ring oscillators were designed in a conventional way, i.e. using short interconnection length between delay-gain stages of the ring oscillator. In this section, in order to analyze the performance of the single–ended and differential oscillators for the LCGDN, the design of expanded oscillators that simultaneously generate and distribute (in combination with long interconnection lines) high frequency signals over a given area is presented.

#### 4.1. Single-ended Three-delay stage oscillators.

Several single-ended ring oscillators using interconnection lines with  $w=2 \mu m$  and lengths l=70, 1000,1500, 2000, and  $3000\mu m$  were designed and fabricated using the Austria Microsystems 0.35 um process, a power supply of 3.3 V, and the Metal 4 level for the interconnection lines. Figure 16 shows the scheme of an expanded three-stage single-ended ring oscillator.

**Table 1.** Hypice simulation results of the oscillators ( $V_{DD} = 3.3V$ )

| Parame<br>ter  | Ah<br>med | Most<br>afa | Dani<br>el | Lian<br>g | Yal<br>cin | Joe<br>res | Par<br>k | Fad<br>i |
|----------------|-----------|-------------|------------|-----------|------------|------------|----------|----------|
| Delay-s        |           |             |            |           |            |            |          |          |
| tages          | 1         | 1           | 2          | 2         | 3          | 4          | 4        | 5        |
| (N)            |           |             |            |           |            |            |          |          |
| Freque         | 1.8-      | 2.2-        | 0.19-      | 1.3-1     | 2.6-       | 0-         | 0.94-    | 1.2-     |
| ncy<br>(GHz)   | 3.2       | 3.7         | 2          | .9        | 1.4        | 0.96       | 0.8      | 2.4      |
| Tuning         |           |             |            |           |            |            |          |          |
| range          | 1.4       | 1.5         | 1.81       | 0.6       | 1.2        | 0.96       | 0.14     | 1.2      |
| (GHz)          |           |             |            |           |            |            |          |          |
| Power          | 7.5-      | 13.4-       | 1 -        | 9.2-1     | 23         | 0.5        | 12 -     | 6.8      |
| (mW)           | 8.5       | 12          | 14         | 2.6       | 2-3        | 0-5        | 13       | - 8      |
| Output         | 11-       | 1 5-0       | 0 7-0      | 2 3-1     |            | 21-        | 3 17     | 23-      |
| voltage<br>(V) | 0.3       | .75         | .75        | .9        | 2.3        | 2.6        | - 3      | 1.4      |



Figure 16. Ring oscillator (a) Non-expanded, (b) Expanded



Figure 17. Experimental and simulated operating frequency of single-ended three-stage ring oscillators.

In figure 17 the experimental and simulated operating frequency performance for the implemented three-stage expanded ring oscillators varying the length of the interconnection lines is shown. In this figure, the corresponding simulated data are obtained considering the parasitic effects associated with the delay stages while the interconnection lines are represented by the equivalent circuit model as is given in [29].



Figure 18. Experimental transient response of the fabricated single-ended three-stage ring oscillator type 5.  $V_{DD}$ =3.3 V

Figure 18 depicts the measured Off-chip transient response of an expanded three-stage ring oscillator. In Table 2 a performance summary of the implemented single-ended three-stage ring oscillators is presented. In this table, the *Frequency* represents the average experimental frequency that is obtained by measuring six oscillators fabricated in six different chips. The *Phase Noise* metric has been obtained indirectly from experimental results (Figure 19) using the procedure shown in [30]. The *Output voltage* and *Power* denotes the amplitude of the generated signal and power consumption (this value does not include the power of the dividers, buffers, pads, etc.) of the ring oscillator, respectively. Finally, the *Coverage area* 

represents the area used by the ring in which the generated signal can be distributed through the integrated circuit.



Figure 19. Power spectral density of the fabricated single-ended three-stage ring oscillator type 5.

From Figure 17 and Table 2, we can notice that the operating frequency of the ring decreases linearly with the length of interconnection lines used, in accordance with equation (3). For the case of the three-stage ring oscillator implemented using interconnection lines with l=3000 um, this oscillator shows the best performance in terms of output voltage, phase noise, and coverage area. However, it has the worst performance in terms of operating frequency and energy efficiency.

| Oscillator                                   | =      | =      | _      | -      | -       |
|----------------------------------------------|--------|--------|--------|--------|---------|
| type                                         | 1      | 2      | 3      | 4      | 5       |
| Parameter                                    |        |        |        |        |         |
| Interconnection (µm)                         | 70     | 1000   | 1500   | 2000   | 3000    |
| Frequency (GHz)                              | 2.58   | 2.14   | 2.01   | 1.84   | 1.500   |
| Phase noise<br>(dBc/Hz) @ 1MHz               | -93.06 | -95.74 | -97.11 | -99.53 | -102.02 |
| Output voltage V)                            | 3.06   | 3.12   | 3.16   | 3.18   | 3.19    |
| Power (mW)                                   | 2.80   | 2.96   | 3.04   | 3.13   | 3.32    |
| Coverage area of the ring (mm <sup>2</sup> ) | 0.005  | 0.56   | 1.56   | 2.25   | 5.06    |

Table 2. Performance summary of single-ended three-stage ring oscillators

## 4.2. Single-ended Three-delay stage oscillators.

Figure 20 shows the layout of the expanded one stage differential VCOs. The signal generated by these oscillators is distributed to the load circuits using interconnection lines of  $w=2 \ \mu m$  and length  $l=2.0 \ mm$  implemented in Metal 4. In the case of the expanded three stages multiple-pass differential VCO (Fig. 20c), the delay-stages are interconnected and distributed using interconnection lines of length  $l=0.6 \ mm$ . All differential oscillators are designed to simultaneously generate and distribute signals at maximum possible operation frequency over an area of 500 x 500  $\mu m^2$ .





*Figure 20.* Layout of the differential expanded ring oscillators: (a) Mostafa, (b) Ahmed, (c) Yalcin



| (a to m)Interconection lines<br>Single-ended oscillators(n) $l=70 \ \mu m$ (o) $l=2000 \ \mu m$ (p) $l=1500 \ \mu m$ (q) $l=1000 \ \mu m$ (r) $l=3000 \ \mu m$ (r) $l=3000 \ \mu m$ (t)One-stage./=660 \ \mu m(t)One-stage./=1200 \ \mu m(u)One stage./=1200 \ \mu m                         | Item     | Structure                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------|
| Single-ended oscillators<br>(n) $l=70 \ \mu m$<br>(o) $l=2000 \ \mu m$<br>(p) $l=1500 \ \mu m$<br>(q) $l=1000 \ \mu m$<br>(r) $l=3000 \ \mu m$<br>Differential oscillators<br>(s) Three stage, $l=660 \ \mu m$<br>(t) One-stage D-latch, $l=1800 \ \mu m$<br>(u) One stage, $l=1200 \ \mu m$ | (a to m) | Interconecction lines               |
| (n) $l=70 \ \mu m$<br>(o) $l=2000 \ \mu m$<br>(p) $l=1500 \ \mu m$<br>(q) $l=1000 \ \mu m$<br>(r) $l=3000 \ \mu m$<br>Differential oscillators<br>(s) Three stage, $l=660 \ \mu m$<br>(t) One-stageD-latch, $l=1800 \ \mu m$<br>(u) One stage, $l=1200 \ \mu m$                              |          | Single-ended oscillators            |
| (o) $l=2000 \ \mu m$<br>(p) $l=1500 \ \mu m$<br>(q) $l=1000 \ \mu m$<br>(r) $l=3000 \ \mu m$<br>Differential oscillators<br>(s) Three stage, $l=660 \ \mu m$<br>(t) One-stage D-latch, $l=1800 \ \mu m$<br>(u) One stage, $l=1200 \ \mu m$                                                   | (n)      | <i>l</i> =70 μm                     |
| (p) $l=1500 \ \mu m$<br>(q) $l=1000 \ \mu m$<br>(r) $l=3000 \ \mu m$<br>Differential oscillators<br>(s) Three stage, l=660 \ \mu m<br>(t) One-stage D-latch, l=1800 \ \mu m<br>(u) One stage, l=1200 \ \mu m                                                                                 | (0)      | <i>l</i> =2000 μm                   |
| (q) $l=1000 \ \mu m$<br>(r) $l=3000 \ \mu m$<br>Differential oscillators<br>(s) Three stage, $l=660 \ \mu m$<br>(t) One-stageD-latch, $l=1800 \ \mu m$<br>(u) One stage, $l=1200 \ \mu m$                                                                                                    | (p)      | L=1500 μm                           |
| <ul> <li>(r) L=3000 μm<br/>Differential oscillators</li> <li>(s) Three stage, t=660 μm</li> <li>(t) One-stageD-latch, t=1800 μm</li> <li>(u) One stage, t=1200 μm</li> </ul>                                                                                                                 | (q)      | <i>l</i> =1000 μm                   |
| Differential oscillators(s)Three stage, =660 μm(t)One-stageD-latch, =1800 μm(u)One stage, =1200 μm                                                                                                                                                                                           | (r)      | <i>L</i> =3000 μm                   |
| (s) Three stage, =660 μm<br>(t) One-stageD-latch, =1800 μm<br>(u) One stage, =1200 μm                                                                                                                                                                                                        |          | Differential oscillators            |
| (t) One-stageD-latch,≠1800 μm<br>(u) One stage,≠1200 μm                                                                                                                                                                                                                                      | (s)      | Three stage, <i>t</i> =660 μm       |
| (u) One stage, $t=1200 \mu m$                                                                                                                                                                                                                                                                | (t)      | One-stageD-latch, <i>t</i> =1800 μm |
|                                                                                                                                                                                                                                                                                              | (u)      | One stage, <i>t</i> =1200 μm        |

Figure 21. Microphotograph of the Test chip.



(a) Power spectral density: Vc=1.1 V, F= 708 MHz X 2=1.41GHz



(b) Transient response: Vc=1.1 V, F= 5.38 MHz X 256=1.38GHz



Figure 22. Experimental and simulated measurements of the one stage differential oscillator (Mostafa),  $V_{DD}$ =3.3 V, l=2.0 mm.

Figure 21 shows de fabricated test chip containing the different oscillators, and other structures. In order to analyze the influence of interconnections in the performance of expanded ring oscillators, several parameters (operation frequency, phase noise, output voltage, power consumption, energy, and coverage area of the implemented oscillators) were simulated and experimentally measured and compared. The measurements are performed on wafer (On-chip) and on package (Off-chip). For the case of the experimental transient response, Off-chip measurements were performed as follow: the high-frequency signal generated by the oscillator is

divided by a factor of  $2^{M}$ , where *M* is the number of dividers used in the implementation (in this case M=8 dividers were used, this way the division factor is  $2^{8}=256$ . Therefore the off-chip measurements must be multiplied by 256 to obtain the real value (by example see Fig. 22). Then, the signal is fed to the output pad that is responsible to drive the external load. The Off-chip measurements are performed using an Infinium 54833A Oscilloscope with flexible cables and the corresponding oscilloscope probes.



(a) Power spectral density: Vc=1.7 V, F=419 MHz X 2=0.84 GHz



(b) Transient response: Vc=1.7 V. F= 3.14 MHz X 256=0.80GHz



(c) Frequency vs. control voltage

Figure 23. Experimental and simulated measurements of the one stage D-latch differential oscillator (Ahmed):  $V_{DD}$ =3.3 V, l=1.8 mm.

For experimental phase noise, On-chip measurements,

the high-frequency signal generated by the oscillator is divided by a factor M=2; then, the divided signal is fed to the high-frequency buffer which is responsible to drive the load associated with the internal pad and the device probe. The On-chip measurements were performed using an Advantest R3265A series spectrum analyzer with a semi-rigid cable and the corresponding on-chip one point probes.



(a) Power spectral density: Vc=3.3V, F=543 MHz X 2=1.08GHz



(b) Transient response: Vc=3.3 V, F=4.17 MHz X 256=1.07 GHz



(c) Frequency vs. control voltage

Figure 24. Experimental and simulated measurements of the three-stage multiple-pass differential oscillator (Yalcin):  $V_{DD}$ =3.3 V. 1=0.66 mm.

In the Figures 22 to 24 the simulation and experimental

results of the fabricated expanded differential oscillators are shown. The power spectrum was measured at the divideby-two (M=2) output of the oscillator. The phase noise of the oscillator was extracted at a 1-MHz offset from a center frequency; this value accounts for the bandwidth of the input low-pass filter of the spectrum analyzer and the division factor. In Table 3 the performance summary of the implemented differential oscillators is given.

In general, from Table 3 and figures 22 to 24, we can see that the simulated and experimental results of the several parameters obtained from the VCO's show the same behavior.

| Oscillato               | Yalcin       | Ahmed     | Mostafa   |           |
|-------------------------|--------------|-----------|-----------|-----------|
| Interconnection         | 0.66         | 1.8       | 2.0       |           |
| Eraguanay (CIIz)        | Simulation   | 1.19-2.37 | 0.90-2.09 | 1.42-2.07 |
| Frequency (GHZ)         | Experimental | 1.08-2.12 | 0.83-1.80 | 1.41-1.82 |
| Tuning range            | Simulation   | 1.18      | 1.19      | 0.65      |
| (GHz)                   | Experimental | 1.04      | 0.97      | 0.41      |
| Output voltage          | Simulation   | 2.0       | 1.13      | 1.15      |
| (V)                     | Experimental | 2.06      | 1.45      | 1.18      |
| <b>D</b> (, <b>W</b> /) | Simulation   | 111       | 92        | 20        |
| Power (mw)              | Experimental | 108       | 91        | 17        |
| Energy                  | 50.94        | 50.55     | 9.34      |           |
| Phase noise (dBc        | -88.18       | -93.22    | -90.74    |           |
| Coverage area of r      | 500x500      | 450x450   | 500x500   |           |

Table 3. Performance summary of differntial oscillators

Experimentally the one-stage differential oscillator from Mostafa simultaneously generates and distributes a signal with a maximum operating frequency and output voltage of 1.82 GHz and 1.18 V, respectively. The maximum operating frequency of this oscillator is 14% lower than the maximum frequency of the three-stage multiple-pass oscillator from Yalcin that shows the highest operating frequency (2.12GHz). The one-stage oscillator resulted with the lowest tuning range (0.41GHz) and output voltage (1.18V); however, it has the highest energy efficiency de 9.34 pJ, i.e., has the lowest speed-power product of the three differential oscillators which is one of its main advantages.

The one-stage D-latch oscillator shows a maximum operating frequency and output voltage of 1.80 GHz and 1.45V, respectively. The maximum operating frequency of this oscillator is 15% lower than the maximum frequency of the Yalcin's oscillator (2.12 GHz); while, its energy efficiency is similar than the multiple-stages differential oscillator (50.5 pJ). Likewise, one of the main advantages of this topology is its wider phase noise (-93.2 dBc/Hz).

Finally, the Yalcin's oscillator has the highest operating frequency (2.12 GHz) and the highest output voltage (2.06 V), as well as a wide tuning range (1.04 GHz), similar to the Ahmed's oscillator. These characteristics are result of the use of auxiliary feedback loops and saturated stages that allow increasing the operating frequency (even using a larger number of stages) and the output voltage of the generated signal. Nonetheless, due to the high operating

frequency and high power consumption (108 mW), this oscillator is the one with the lowest energy efficiency (50.94 pJ) that represents one of the main disadvantages with respect to the one-stage oscillator from Mostafa.

For the case of phase noise, as can be observed in Table 3, the Ahmed's oscillator presents the best phase noise performance with a -93.22dBc/Hz at a 1 MHz offset frequency from a 1.44 GHz center frequency.

# 5. Perspective

Currently, the local resonant oscillators (LC-tank, standing-waves, rotary-waves, etc.) for CMOS technology show better performance characteristics (frequency and phase noise) than non-resonant ring Voltage/Current Controlled Oscillators (VCOs/CCOs); however, implementing inductors with high-quality factor [31] or high-precision transmission lines in a standard CMOS process require more steps of design which are always limited by parasitic effects. Moreover, resonant oscillators generally have a narrow tuning range. Because of the aforementioned, oscillators non-resonant (without inductors) are more attractive due to following characteristics:

Simple topology, high regularity and modularity.

Highly integrables and compatible with CMOS technologies.

They generate frequencies in the GHz range, approximately between 10-20 % of the maximum frequency ( $f_{max}$ ) of the technology (Fig. 25).



**Figure 25.** Minimum length gate and maximum frequency  $f_{max}$  in CMOS technology

Depending on the stages number N in the basic ring, signals can be generated with high quadrature and multiple phases.

Because inductors no are required, the area, complexity and cost of implementation are reduced.

The design of the network is simpler and direct, since his design comes down to the optimal design of the basic oscillator and the repetition of the same one.

Because the design of the whole Local Clock Generation and Distribution Network is reduced to the design and optimization of the basic oscillator, its operation frequency is scalable with the technology.

It is observed that the voltage/current-controlled oscillator is the basic building block not only for analogical and digital circuits, but also for the control signal generation and distribution of performance themselves. Especially, the ring oscillators fabricated with MOS transistors only can be easily implemented and integrated in standard CMOS process. This is allowing higher-frequency of operation of the VCOs [23, 24, 32] with the scaling of MOS devices (Fig. 25) [45], even using a higher number of delay-stages (Fig. 26).



Figure 26. Operation frequency tendency from ring oscillators found in the open literature

# 5. Conclusions

In this work, we have shown that using differential expanded ring oscillators it is possible to generate and distribute high frequency signals on a relatively large area. Despite its high power consumption, the expanded ring VCOs represents an excellent alternative for the design and implementation of non-resonant LCGDN because its many attractive characteristics such as simple topology, high regularity and modularity, high integrability, and compatibility with CMOS technologies.

## References

- G. N. Ranganathan and N. P. Jouppi, "Evaluating the Potential of Future On-Chip Clock Distribution using Optical Interconnects," HP Technical Report, pp. 1–14, Oct. 2007.
- [2] M. S. Laurent and M. Swaminathan, "A Multi-PLL Clock Distribution Architecture for Gigascale Integration," IEEE Computer Society Workshop on VLSI, pp. 30–35, Apr. 2001.
- [3] R. Chang, "Near Speed-of-Light On-Chip Electrical Interconnects," PhD Thesis, Stanford University, Nov. 2002.
- [4] Vadim Gutnik, Anantha Chandrakasan, "Active GHz Clock Network using Distributed PLLs," IEEE International Solid-State Circuits Conference, vol. 35, no. 11, pp. 1553 – 1560. Nov. 2000.

- [5] G.A. Pratt and J. Nguyen, "Distributed Synchronous Clocking," IEEE Transactions on Parallel Distributed Systems, vol.6, no. 3, pp. 314-328, March 1995.
- [6] H. Mizuno and K. Ishibashi, "A Noise-Immune GHz-Clock Distribution Scheme using Synchronous Distributed Oscillators," IEEE International Solid-State Circuits Conference Digest Technical Papers, 404-405, 1998.
- [7] H.-A. Tanaka, A. Hasegawa, H. Mizuno, and T. Endo, "Synchronizability of Distributed Clock Oscillators," IEEE Transactions on Circuits and Systems I, vol. 49, no. 9, pp. 1271-1278, Sep. 2002.
- [8] J. Wood, C. Edwards, and S. Lipa, "Rotary Traveling-Wave Oscillator Arrays: a New Clock Technology," IEEE Journal of Solid-State Circuits, vol. 36, no. 11, pp. 1654-1665, Nov.2001.
- [9] S.C. Chang, K.L. Shepard, and P.J. Restle, "1.1 to 1.6 GHz Distributed Differential Oscillator Global Clock Networks," IEEE International Solid-State Circuits Conf. Dig. Tech. Papers, pp. 518-519, 2005.
- [10] H. Wu and A. Hajimiri, "Silicon-Based Distributed Voltage Controlled Oscillators," IEEE Journal of Solid-State Circuits, vol. 36, no. 3, pp. 493-502, Mar. 2001.
- [11] Bendik Kleveland. Carlos H. Diaz. Dieter Vook, Liam Madden, Thomas H. Lee, and S. Simon Wong, "Monolithic CMOS distributed amplifier and oscillator," IEEE International Solid-State Circuits Conference Digest Technical Papers, pp. 70–71, Feb. 1999.
- [12] Vernon L. Chi, "Salphasic distribution of clock signals for synchronous systems," IEEE Transactions on Computer, vol. 43, pp. 597–602, May 1994.
- [13] H. Larsson, "Distributed synchronous clocking using connected ring oscillators," Master's thesis, Computer Systems Engineering Centre for Computer System Architecture, Halmstad, Sweden, Jan. 1997.
- [14] Frank P. O'Mahony, "A 10 GHz global clock distribution using coupled standing- wave oscillators," PhD Thesis, 2003.
- [15] John Wood, Terence C. Edwards, Steve Lipa, "Rotary Traveling-Wave Oscillator Arrays: A New Clock Technology," IEEE Journal of Solid-State Circuits, vol. 36, no. 11, pp. 1654–1664, Nov. 2001.
- [16] T. Shibasaki, H. Tamura, K. Kanda, H. Yamaguchi, J. Ogawa, and T. Kuroda, "18-GHz Clock Distribution Using a Coupled VCO Array," IEICE Transactions on Electronics, vol. E90-C, no. 4, pp. 811–822, Apr. 2007.
- [17] L. Hall, M. Clements, W. Liu, and G. Bilbro, "Clock distribution using cooperative ring oscillators," IEEE 17th Conference on Advanced Research in VLSI, pp. 62-75, 1997.
- [18] M. S. Maza, O. Gonzalez-Diaz, and M. Linares-Aranda, "On-chip Clock Network using Interconnected and Coupled Ring Oscillators," 15th IEEE International Conference on Electronics, Circuits and Systems, pp. 518–521, August 2008.
- [19] M. Salim-Maza, "Generación y Distribución de Señal de Reloj para Sistemas en Chip utilizando Anillos Interconectados Acoplados," PhD. Thesis, INAOE, Puebla,

México, June 2005.

- [20] B. Razavi, Design of Analog CMOS Integrated Circuits, McGraw-Hill, New York, 2001, pp. 482.
- [21] Mostafa Savadi Oskooei, Ali Afzali-Kusha, S. M. Atarodi, "A High-Speed and Low-Power Voltage Controlled Oscillator in 0.18-µm CMOS Process," IEEE International Symposium on Circuits and Systems, pp. 933-936, Jun. 2007.
- [22] A. Ahmed, K.Sharaf, H. Haddara, H.F. Ragai, "CMOS VCO-Prescaler Cell-Based Design for RF PLL Frequency Synthesizers," IEEE International Symposium on Circuits and Systems, vol. 2, pp. 737-740, Aug. 2002.
- [23] Yalcin Alper Eken, John P. Uyemura, "A 5.9-GHz Voltage Controlled Ring Oscillator in 0.18 μm CMOS," IEEE Journal of Solid-State Circuits, vol. 39, no. 1, pp. 230-233, Jan. 2004.
- [24] Daniel Pacheco Bautista, Mónico Linares Aranda, "A Low Power and High Speed CMOS Voltage-Controlled Ring Oscillator," IEEE International Symposium on Circuits and Systems, pp.,752-755, 2004.
- [25] Liang Dai, Ramesh Harjani, "Design of high performance CMOS voltage controlled oscillators," Kluwer Academic Publishers 2003.
- [26] S. Joeres, A. Kruth, O. Meike, G. Ordu, S. Sappok, R. Wunderlich and S. Heinen, "Design of a Ring-Oscillator with a Wide Tuning Range in 0.13 μm CMOS for the use in Global Navigation Satellite Systems," 15th ProRISC Workshop, pp. 529–535, 2004.
- [27] Chan-Hong Park, Beomsup Kim, "A Low-Noise, 900-MHz VCO in 0.6- m CMOS," IEEE , Journal of Solid-State Circuits, Vol. 34, No. 5, pp. 586-591, May. 1999.
- [28] Fadi H. Gebara, Jeremy D. Schaub, Alan J. Drake, Kevin J. Nowka, Richard B. Brown, "4.0GHz 0.18µm CMOS PLL Based on an Interpolative Oscillator," Symposium on VLSI Circuits Digest of Technical Papers, pp. 100-103, 2005.
- [29] Gonzalez, Diaz Oscar, PhD Thesis, National Institute for Astrophysics, Optics and Electronics (INAOE), Puebla, Mexico, June, 2011.
- [30] M. Takahashi et al, "VCO Jitter Simulation and Its Comparison with Measurement," IEEE Asia and South Pacific Design Automation Conference, pp. 85–88, Jan. 1999.
- [31] Lin Zhang, Aaron Carpenter, Berkehan Ciftcioglu, Alok Garg, Michael Huang, and Hui Wu, "Injection-Locked Clocking: A Low-Power Clock Distribution Scheme for High-Performance Microprocessors," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 16, no. 9, pp. 1251-1256, Sep. 2008.
- [32] Wei-Hsuan Tu, Jyh-Yih Yeh, Hung-Chieh Tsai, Chorng-Kuang Wang, "A 1.8V 2.5-5.2 GHz CMOS Dual input Two stage Ring VCO," Proceedings of the 2004 IEEE Asia Pacific Conference on Advanced System Integrated Circuits, pp.134–137, Aug. 2004.
- [33] R. Tao and M. Berroth, "Low Power 10 GHz ring VCO using Source Capacitively Coupled Current Amplifier in 0.12 μm CMOS Technology," Electronics Letters, vol. 40, no. 23, Nov, 2004.

- [34] Chan-Hong Park, Beomsup Kim, "A Low-Noise, 900-MHz VCO in 0.6- m CMOS," IEEE Journal of Solid-State Circuits, vol. 34, no. 5, pp. 586-591, May. 1999.
- [35] H. Q. Liu, W. L. Goh, L. Siek, "Design and frequency/phase-noise analysis of a 10-GHz CMOS ring oscillator with coarse and fine frequency tuning," Analog Integrated Circuits and Signal Processing, vol. 48, pp. 85–94, 2006.
- [36] Bassem Fahs, Walid Y. Ali-Ahmad, and Patrice Gamand, "A Two-Stage Ring Oscillator in 0.13-µm CMOS for UWB Impulse Radio". IEEE Transactions on Microwave theory and techniques, vol. 57, no. 5, pp. 1074-1082, May 2009.
- [37] Shohdy AbdEl Kader and Mohammed Dessouky, "A 10 GHz Ring VCO Using a Wide Range Delay Cell Architecture," International Conference on Microelectronics, pp. 189-192, 2009.
- [38] Sang-Yelp Lee, Shushed Namakwa, Noboru Ishihara, and Kazuya Matsu, "2.4–10 GHz Low-Noise Injection-Locked Ring Voltage Controlled Oscillator in 90nm Complementary Metal Oxide Semiconductor," Japanese Journal of Applied Physics, vol. 50, pp. 04DE03-1- 04DE03-5, 2011.
- [39] Hai Qi Liu, Liter Siek, Wang Ling Goh, Wei Meng Lim, "A 7-GHz multiloop ring oscillator in 0.18μm CMOS technology", Analog Integrated Circuits and Signal Processing vol. 56, pp. 179–184, 2008.
- [40] Hai Qi Liu, Wang Ling Goh, Liter Siek, Wei Meng Lim,

and Yue Ping Zhang, "A Low-Noise Multi-GHz CMOS Multiloop Ring Oscillator With Coarse and Fine Frequency Tuning," IEEE Transactions on Very Large Scale Integration Systems, vol. 17, no. 4, pp. 571-577, April 2009.

- [41] Razvan Ionita, Mihai Sanduleanu, Andrei Vladimirescu, and Dan Steriu, "Ring Oscillator Based on R-NMOS Logic with Back-Gate Control," IEEE International Conference on Automation, Quality and Testing, Robotics, pp. 255-258. May 2006.
- [42] Jihai Duan, Zhilan He, Chunlei Kang, Jian Feng Wang, Jizuo Zhang, "A Multiloop Ring VCO Design in 0.18\_m CMOS Technology," 10th IEEE International Conference on Solid-State and Integrated Circuit Technology, pp. 99-101, Nov. 2010.
- [43] Changzhi Li, and Jenshan Lin," A 1–9 GHz Linear-Wide-Tuning-Range Quadrature Ring Oscillator in 130 nm CMOS for Non-Contact Vital Sign Radar Application," IEEE Microwave and Wireless Components Letters, vol. 20, no. 1, pp. 34-36, Jan 2010.
- [44] Yu-Sheng Tiao, Meng-Lieh Sheu, and Lin-Jie Tsao, "Low-Voltage and High-Speed Voltage-Controlled Ring Oscillator with Wide Tuning Range in 0.18\_m Complementary Metal Oxide Semiconductor," Japanese Journal of Applied Physics vol. 50, 04DE11, pp. 1-6, 2011
- [45] Hiroshi Iwai, "Future of Silicon Integrated Circuit Technology", International Conference on Industrial and Information Systems, pp. 571- 576, 2007.