Por favor, use este identificador para citar o enlazar este ítem: http://inaoe.repositorioinstitucional.mx/jspui/handle/1009/2363
A methodology for simulation of hybrid Single-electron/MOS transistor circuits
Librado Arturo Sarmiento Reyes
FRANCISCO JAVIER CASTRO GONZALEZ
Luis Hernández Martínez
Acceso Abierto
Atribución-NoComercial-SinDerivadas
Single-electron transistor
Hybrid simulation
Piecewise linear modelling
On one side, the steady downscaling that CMOS technology has experienced in the last four decades has brought it near its fundamental limits due to the appearance of quantum effects which were not previously taken into account. On the other side, —and even though the current problems involved in their fabrication, nanoelectronic devices such as the Single- Electron Transistors (SET) are devised as future basic cell in the development of electronic systems. It clearly results that in forthcoming years, mature nanometric CMOS devices will share scenario with single-electron devices and other nano-devices in a wide number of applications, yielding hybrid electronic systems. Therefore, it becomes imperative to develop design verification methods and tools specially suited for these hybrid systems. In this paper, we present a simulation methodology for the electrical simulation of hybrid SET/MOS IC designs. The methodology results in a piecewise linear representation of the static SET characteristic that canbe easily combined with existing MOS models in a standard industry package for electrical simulation such a SPICE.
Superficies y Vacío
2013-06
Artículo
Inglés
Estudiantes
Investigadores
Público en general
Sarmiento-Reyes A., et al., (2013), A methodology for simulation of hybrid Single-electron/MOS transistor circuits, Superficies y Vacío, Vol. 26(2):42–49
ELECTRÓNICA
Versión aceptada
acceptedVersion - Versión aceptada
Aparece en las colecciones: Artículos de Electrónica

Cargar archivos: